



# INTERNATIONAL JOURNAL OF ENGINEERING SCIENCES & RESEARCH TECHNOLOGY

# PERFORMANCE ANALYSIS OF MAXIMUM POWER POINT TRACKING (MPPT)ALGORITHM FOR A SINGLE-PHASE FIVE-LEVEL PWM INVERTER CONNECTED PV SYSTEM

## Amit Kumar Sharma<sup>\*</sup>, Ravinder Singh Chauhan, Gaurav Rajoria

Department of Electrical Engineering, Govt. Women Engineering College Ajmer, India Student, M. Tech., Jaipur National University, India

## ABSTRACT

This paper attempts an in-depth analysis of maximum power point tracking (MPPT) algorithm for a single-phase five-level PWM inverter connected PV system. The MPPT technique considered in proposed work is Perturb & Observe (P & O). The simulation carried out for PV array cascaded with boost converter. In this paper, five level inverter designs was discussed in detail, relevant waveforms are presented and analysis. From this analysis, it can be conducted that five level inverter offer low THD, lower switching frequency and high efficiency, but in past work three level inverter output waveform provides an High switching frequency. In future, we use renewable energy source instead of ac source.

KEYWORDS: MPPT, Five-level, PWM inverter, PV System, Converter

## **INTRODUCTION**

Photovoltaic power generation is the world's fastest growing high-tech in the 20th century. The increasing of the world energy demand, due to the modern industrial society and population growth, is motivating many investments in alternative energy solutions, in order to improve energy efficiency and power quality issues. The use of photovoltaic energy is considered to be a primary resource, because there are several countries located in tropical and temperate regions, where the direct solar density may reach up to 1000W/m. At present, photovoltaic (PV) generation is assuming increased importance as a renewable energy sources application because of distinctive advantages such as simplicity of allocation, high dependability, absence of fuel cost, low maintenance and lack of noise and wear due to the absence of moving parts. The cell conversion ranges vary from 12% of efficiency up to a maximum of 29% for very expensive units. In spite of those facts, there has been a trend in price decreasing for modern power electronics systems and photovoltaic cells, indicating good promises for new installations.

However, the disadvantage is that photovoltaic generation is intermittent, depending upon weather conditions. Thus, MPPT makes the PV system providing its maximum power and that energy storage element is necessary to help get stable and reliable power from PV system for both loads and utility grid, and thus improve both steady and dynamic behaviors of the whole generation system.

In the proposed work, one MPPT algorithms viz. Perturb and Observe (PO) analyzed and implemented for PV array. Thereafter, PV array connected to a boost converter to optimize the PV output and DC/AC inverter (five-level multilevel) to convert the DC output voltage of the solar modules into the AC system. The results of MPPT algorithm responses compared for grid connected PV array. In addition, performance analysis of PV array with MPP tracking done in terms of voltage response, current response and power response using the input parameters, temperature and solar radiation obtained from reference data sheet. The proposed model, the entire components and control systems simulated under MATLAB/Simulink.



## **MPPT TECHNIQUES**

Tracking of the maximum power point of a photovoltaic array is usually an essential part of PV systems. In general, PV generation systems have two major problems; the conversion efficiency of electric power generation is low (in general less than 17%, especially under low irradiation conditions), and the amount of electric power generated by solar arrays changes continuously with weather conditions. Moreover, the solar cell (current – voltage) characteristic is nonlinear and varies with irradiation and temperature. There is a unique point on the I-V or PV curve of the solar array called MPP, at which the entire PV system (array, converter, etc.) operates with maximum efficiency and produces its maximum output power. The location of the MPP is not known, but can be located, either through calculation models, or by search algorithms. Therefore, MPPT techniques needed to maintain the PV array operating point at its MPP. The two most popular techniques for extracting power for PV system discussed in the next subtopic.

#### Perturb and Observe

Perturb and Observe (PO) method, also known as perturbation method, is the most commonly used MPPT algorithm in commercial PV products. This is essentially a "trial and error" method. The PV controller increases the reference for the inverter output power by a small amount, and then detects the actual output power. If the output power is indeed increased, it will increase again until the output power starts to decrease, at which the controller decreases the reference to avoid collapse of the PV output due to the non-linear PV characteristic.

Although the PO algorithm is easy to implement, it has a number of problems, including PV system cannot always operate at the maximum power point due to the error process, and thus solar energy from the PV arrays not fully utilized. PV system may always operate in an oscillating mode even with a steady condition, leading to fluctuating inverter output.



Figure 1. Perturb & Observe Flowchart

## SINGLE PHASE FIVE LEVEL PWM INVERTER

A single-phase five-level PWM inverter whose output voltage has five values: zero, half and full supply dc voltage levels (positive and negative, respectively), so called a five level single phase PWM inverter. Single-phase inverters adopt the full-bridge type using approximation sinusoidal modulation technique as the power circuits. The output voltage of them has three values: zero, positive and negative supply dc voltage levels. Therefore, the harmonic components of their output voltage are determined by the carrier frequency and switching functions. Moreover, the harmonic reduction of them is limited to a certain degree



Figure below shows a configuration of the proposed single-phase five level PWM inverter. One switching element and four diodes added in the conventional full-bridge inverter are connected to the center-tap of dc power supply. Proper switching control of the auxiliary switch can generate half level of dc supply voltage. The proposed singlephase five-level PWM inverter various steps of operation.



Figure 2. Configuration of the proposed Single-phase Five Level PWM Inverter

#### **Output Voltage According to the switch On-Off condition**

| in the second seco |                  |                  |                                     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-------------------------------------|
| On Switches                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Node A           | Node B           | Output                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Voltage          | Voltage          | Voltage                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                  | (V <sub>AB</sub> - V <sub>o</sub> ) |
| Q1,Q4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_d$            | 0                | $+V_d$                              |
| Q5,Q4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>d/2</sub> | 0                | $+V_{d/2}$                          |
| $(Q_{3,.}Q_4) OR$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $0(V_d)$         | $0(V_d)$         | 0                                   |
| $(Q_{1},Q_{2})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                  |                                     |
| Q2,Q5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                | V <sub>d/2</sub> | -V <sub>d/2</sub>                   |
| Q2,Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                | $V_d$            | -V <sub>d</sub>                     |

Table 1 Output Voltage According to the Switch On-Off condition

In this state  $V_o = -V_d$  $i_o = Negative (-)$ 

Figure Operational states according to the switch on off conditions and the direction of load current. (a) State 1:  $V_0$ =  $V_d$ ,  $i_o = (+)$ . (b) State 2:  $V_o = V_d$ ,  $i_o = (-)$ . (c) State 3:  $V_o = -V_{d_{2}}$ ,  $i_o = (+)$ . (d) State 4:  $V_o = -V_{d_{2}}$ ,  $i_o = (-)$ . (e) State 5:  $V_o = -V_{d_{2}}$ ,  $V_o = -V_{d_{2}}$ , 5:  $V_0 = 0$ ,  $i_0 = (+)$ . (f) State 6:  $V_0 = 0$ ,  $i_0 = (-)$ . (g) State 7:  $V_0 = -V_{d_2}$ ,  $i_0 = (+)$ . (h) State 8:  $V_0 = -V_{d_2}$ ,  $i_0 = (-)$ . (i) State 9:  $V_o = -V_d$ ,  $i_o = (+)$ . (j) State 10:  $V_o = -V_d$ ,  $i_o = (-)$ . Operational states of the conventional inverter are shown in Fig.4.2 (a), (b), (e), (f), (i), and (j) in sequence, and additional states in the proposed inverter synthesizing half level of dc bus voltage are shown in Fig.2 (c), (d), (g), and (h). The additional switch  $Q_5$  must be properly switched considering the direction of load current. Basic principle of the proposed switching strategy is to generate gate signals by comparing the reference signal with the two carrier waves having same frequency and in phase, but different offset voltages. Largely, there are two switching methods according to the output voltage levels. If the required output voltage for a certain load can be produced using only the half of dc bus voltage, only the lower carrier wave is compared with the reference signal the lower dc bus voltage is used to generate the output voltage. Namely, the modulation index is equal or less than 0.5, the behavior of proposed inverter is similar to the conventional full-bridge three-level PWM inverter, and the distribution of harmonic components in output voltage is similar to that of the conventional inverter having the values of two times the modulation index. The mentioned above is the first operational mode. On the other hand, if the required output voltage is increased beyond the modulation index 0.5, it comes into the second mode using the upper bank of capacitor. In this case, the switching



#### [Sharma, 5(2): February, 2016]

#### ISSN: 2277-9655 (I2OR), Publication Impact Factor: 3.785

function produced by upper carrier wave is prior to that of the lower. According to the amplitude of the voltage reference, the operational interval of each mode varies within a certain period. The modes are separated as

Mode D:  $\theta_3 \leq wt \leq \theta_4$  (1)

The Phase angle depends on the modulation  $index M_a$ . The modulation index of the proposed five-level PWM inverter is defined as [5]

$$M_a = \frac{A_M}{2A_c}$$
(2)

 $Modulation \ index = \frac{Peak \ value \ of \ reference \ signal}{Peak \ value \ of \ carrier \ signal}$ 

(4)

Where  $A_M$  is the peak value of voltage reference  $V_{ref}$ , and  $A_c$  is peak-to-peak value of carrier. When the modulation index is less than 0.5, the phase angle displacement is equal to

$$\theta_1 = \theta_2 = \frac{\pi}{2},$$
  
$$\theta_3 = \theta_4 = \frac{3\pi}{2}$$
(3)

On the other hand, when the modulation index is greater than 0.5, the phase angle displacement is determined by

$$\theta_{1} = \sin^{-1}\left(\frac{A_{C}}{A_{M}}\right)$$
$$\theta_{2} = \pi - \theta_{1}$$
$$\theta_{3} = \pi + \theta_{1}$$
$$\theta_{4} = 2\pi - \theta_{1}$$

The control signals are generated by the signals  $C_A$  and  $C_B$  come from the comparators, which compare the respective carrier signals with the voltage reference, the gate signals  $Q_1 - Q_5$  are produced by the phase angle displacement. The switching functions of proposed inverter are then given by the use of logical AND, OR, NOT gates.

$$Q_{1} = \overline{C_{A}} * P_{2} + \overline{C_{B}} * P_{4} + \overline{C_{B}} * P_{6}$$

$$Q_{2} = P_{4} + P_{5} + P_{6}$$

$$Q_{3} = \overline{C_{B}} * P_{2} + \overline{C_{B}} * P_{3} + \overline{C_{A}} * P_{5}$$

$$Q_{4} = P_{1} + P_{2} + P_{3}$$

$$Q_{5} = C_{B} * P_{1} + C_{A} * C_{B} * P_{2} + C_{B} * P_{3} + C_{B} * P_{4} + C_{B} * C_{A} * P_{5} + C_{B} * P_{6}$$
(5)

The harmonic components of output voltages in the proposed and the conventional inverter will be presented in the following. From the two carrier waves and output voltage, the analysis of harmonic components in the proposed



inverter can be performed. The output voltage produced by comparisons of the reference signal and two carrier waves can be expressed as

$$V_{o}(\theta) = A_{o} + \sum_{n=1}^{\infty} (A_{n} \cos n\theta + B_{n} \sin n\theta)$$
(6)

If there are P pulses per a quarter periods, and it is an odd number, the coefficients  $B_n$  and  $A_0$  would be a zero where an even number is. Therefore, the equation (6) can be rewritten as

(8)

$$V_{o}(\theta) = \sum_{n=1,3,\dots}^{\infty} A_{n} \cos n\theta$$
 (7)

 $A_{n} = -\frac{2V_{dc}}{n\pi} \sum_{m=0}^{P} \sum_{i=1}^{4} [(-1)^{int^{(i)}/2} \sin(n\alpha_{m+i})]$ 



Figure 3. Switching patterns of the Proposed Single-Phase Five-Level PWM Inverter



## MODELING AND SIMULATION RESULTS PV Array Circuitry



#### Figure 4. Final PV Array Circuitry

Fig. 4 depicts the circuitry model of PV array with considering shunt resistance and series resistance. Input to the temperature and insolation provided. In addition, provision of adding no. of cell and module provided.



Figure 5. Simulink Model of Boost Converter





Figure 6. Simulink Model of Perturb & Observe



Figure 7. Simulink Model of PV Array with Boost Converter & PO Algorithm

**Simulation Results** 



Figure 8. Inverter output voltage with Boost Converter, PO Algorithm





Figure 9. PV Current response with Boost Converter, PO algorithm & Single-phase reduced Switch Count Five Level inverter



Figure 10. PV Voltage response with Boost Converter, PO algorithm & Single-phase reduced Switch Count Five Level inverter



Figure 11. PV Power response with Boost Converter, PO algorithm & Single-phase reduced Switch Count Five Level inverter

## CONCLUSION

In the proposed paper, five-level with reduced switch count inverter is discussed in detail, relevant waveforms are presented and analyzed. Therefore two capacitors with equal capacitance rating are used. In Single-phase reduced



#### [Sharma, 5(2): February, 2016]

#### ISSN: 2277-9655 (I2OR), Publication Impact Factor: 3.785

switch count five-level PWM Inverter utilizes two carrier signal and one reference signal to generate switching signal. By controlling the modulation index, the desired number of levels of the inverter's output can be achieved. From this analysis, it can be concluded that five-level with reduced switch count PWM inverter offer's low THD, lower switching frequency and higher efficiency.

#### REFERENCES

- [1] Yuncong J., Qahouq Jaber A. A., and Orabi M., "Matlab / Pspice Hybrid Simulation of Solar PV Cell / Module", *Proc. of IEEE international Conference on Power Electronic Conference and Exposition (APEC)*, USA, pp. 1244-1250, 2011.
- [2] Ramazan B., Illami C., Orhan K., and Celal C. "Matlab / GUI Based Simulation for Photovoltaic System", *Proc. of IEEE International Conference on Power Engineering, Energy and Electrical Drives*, Torremolinos (Malaga), Spain, May 2011.
- [3] Bhuvaneshwari G., Annamalai R., "Development of a Solar Cell Model in MATLAB for PV Based Generation System", *Indian Conference (INDICON)*, Hyderabad, pp. 1-5, 2011.
- [4] Jenifer A., Newlin Nishia R., Rohini G., and Jamuna V., "Development of MATLAB Simulink Model for Photovoltaic Array", Proc. of IEEE International Conference on Computing, Electronics and Electrical Technologies, Kumara Coil, Tamil Nadu, pp. 436-442, 2012.
- [5] Karthik P., Sesham H., and Hrisheekesha P. N., "Simulation & Performance Analysis of Renewable based Standalone System for Smart Mini Grid Applications", Proc. of IEEE International Conference on Advances in Engineering, Science and Management, Nagapattinam, Tamil Nadu, pp. 600-605, March 2012.
- [6] Eidelloth S., Haase F. and Brendel R., "Simulation tool for Equivalent Circuit Modeling of Photovoltaic Devices", *IEEE Journal of Photovoltaic 's*, Vol.- 2, no.- 4, pp. 572-579, October 2012.
- [7] Michel E. R, Gonalez S., "Development of MATLAB / Simulink Model of a Single Phase Grid Connected Photovoltaic System", *IEEE Transaction on Energy Conversion*, Vol.- 24, pp. 1-8, March 2009.
- [8] Namin M. H., Afsharnia S., "Grid Connected PV with MPPT Techniques Implemented in Real Case Study of Variable Radiation", *Pro. of IEEE International Conference on Control and Modeling for Power Electronic*, Zurich, Switzerland, 2009.
- [9] Youjie M., Deshu C., Xuesong Z., and Runrui G., "MPPT Control of Photovoltaic System based on Hybrid Modeling and its Simulation", *Proc. of International Conference on Sustainable Power Generation and Supply*, Nanjing, China, pp. 1-5, 2011.
- [10] Youjie M., Deshu C., Xuesong Z., and Runrui G., "Hybrid Modeling & Simulation for the Boost in PV System", Proc. of IEEE 2nd International Conference on Information and Computing, Manchester, England, pp. 85 – 87, May 2009.

## **AUTHOR BIBLIOGRAPHY**





| (IZOK), Publica |                                                                                                                                                                                                                                                                                                                                                 |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                 | Engg. College, Ajmer. His<br>research interests include<br>Power Electronics, Electric<br>Drives and Electric Machines.                                                                                                                                                                                                                         |  |
|                 | Ravinder Singh Chauhan<br>was born in Kota, India on<br>Septumber 15, 1988. He<br>received his B. Tech. degree<br>in Electrical Engineering<br>from Govt. Engineering<br>College Ajmer, India in<br>2011. Now he is pursuing<br>Masters with specialization in<br>Power System from Jaipur<br>National University, Jaipur,<br>Rajasthan, India. |  |
| C.              | Gaurav Rajoria<br>was born in Ajmer, India on<br>Septumber 18, 1987. He<br>received his B. Tech. degree<br>in Electrical Engineering<br>from Rajasthan University,<br>Jaipur, India in 2009. Now he<br>is pursuing Masters with<br>specialization in Power<br>System from Jaipur National<br>University, Jaipur, Rajasthan,<br>India.           |  |